女人被狂躁到高潮视频免费无遮挡,内射人妻骚骚骚,免费人成小说在线观看网站,九九影院午夜理论片少妇,免费av永久免费网址

當(dāng)前位置:首頁 > 工業(yè)控制 > 電子設(shè)計(jì)自動化
[導(dǎo)讀]Lattice 公司的ispClock 5400D是用于時鐘分配的在系統(tǒng)可編程的超低抖動的零延遲通用扇出的緩沖器,集成了超低抖動時鐘源CleanClock PLL和FlexiClock 輸出區(qū)塊,可編程差分輸出標(biāo)準(zhǔn),單個使能控制:LVDS, LVPECL, HSTL, S

Lattice 公司的ispClock 5400D是用于時鐘分配的在系統(tǒng)可編程的超低抖動的零延遲通用扇出的緩沖器,集成了超低抖動時鐘源CleanClock PLL和FlexiClock 輸出區(qū)塊,可編程差分輸出標(biāo)準(zhǔn),單個使能控制:LVDS, LVPECL, HSTL, SSTL, HCSL, MLVDS.主要用在SERDES的低成本時鐘源,ATCA, MicroTCA, AMC, PCI Express以及差分時鐘分配等.本文介紹了ispClock 5400D系列主要特性,功能方框圖,以及ispClock5400D評估板主要特性,電路圖和材料清單(BOM).

ispClock 5400D Family In-System Programmable, Ultra-Low Jitter Zero Delay and Fan-Out Buffer,Differential

The ispClock5400D family integrates a CleanClock PLL and a FlexiClock Output block. The CleanClock PLL pro-vides an ultra-low-jitter clock source to a set of four V-dividers. The FlexiClock output block receives the clock out-put from these V-dividers through an output switch matrix and distributes them to the output pin using a programmable logic interface. There are two members in the ispClock5400D family, the ispClock5410D (10-output FlexiCLock block) and the ispClock5406D (6-output FlexiClock block). Each of the outputs may be independently configured to support separate I/O standards (LVDS, LVPECL, SSTL, HSTL, MLVDS, HCSL) and output frequency. In addition, the skew of each of the outputs can be independently controlled. All configuration information is stored on-chip in non-volatile E2CMOS® memory. The ispClock5400D devices provide extremely low propagation delay (zero-delay) from input to output using the CleanClock PLL. The PLL VCO output clock frequency is divided down by a set of four V- dividers. The output fre-quencies from these V-dividers, fVCO ÷ 2, fVCO ÷ 4, fVCO ÷ 8 and fVCO ÷ 16 are connected to the output routing matrix. The output routing matrix enables any output pin to derive its clock from any of the V-dividers outputs. Addi-tionally, the reference input clock can be connected directly to any output through the output routing matrix. The FlexiClock block supports dual skew mechanisms: Phase Skew Control and Time Skew Control. These skew control mechanisms enable fixed output clock skew control during power-up and variable skew during operation. The ispClock5400D device can be configured to operate in four modes: zero delay buffer mode, dual non-zero delay buffer mode, non-zero delay buffer mode with output dividers, and combined zero-delay and non-zero delay buffer mode. The I2C interface can be used to dynamically control the ispClock5400D configuration: Output clock frequency, Phase Skew, Time skew, Fan-out buffer mode, Output enable. The core functions of both members of the ispClock5400D family are identical.

ispClock 5400D主要特性:

CleanClock™ PLL

FlexiClock™ I/O

? Ultra Low Period Jitter 2.5ps

? Ultra Low Phase Jitter 6.5ps

? Fully Integrated High-Performance PLL

•Programmable lock detect

•Four output dividers

•Programmable on-chip loop filter

•Compatible with Spread Spectrum clocks

•Internal/external feedback

? Flexible Clock Reference and External Feedback Inputs

•Programmable differential input reference/feed-back standards - LVDS, LVPECL, HSTL, SSTL, HCSL, MLVDS

•Programmable termination

•Clock A/B selection multiplexer

? 40 MHz to 400 MHz Input/Output Operation

? Dual Programmable Skew Per Output

•Programmable phase adjustment - 16 settings; minimum step size 156 ps-Up to +/- 9.4 ns skew range- Coarse and fine adjustment modes

•Programmable time delay adjustment - 16 settings; 18 ps

? Dynamic Skew Control Through I2C

? Low Output-to-Output Skew (<100ps)

? Up to 10 Programmable Fan-out Buffers

•Programmable differential output standards and individual enable controls - LVDS, LVPECL, HSTL, SSTL, HCSL, MLVDS

•Up to 10 banks with individual VCCO and GND - 1.5V, 1.8V, 2.5V, 3.3V

? All I/Os are Hot Socket Compliant

? Operating Modes

•Fan-out buffer with programmable output skew control

•Zero delay buffer with dual programmable skew controls

? Dynamic Reconfiguration through I2C

? Full JTAG Boundary Scan Test In-System Programming Support

? Exceptional Power Supply Noise Immunity

? Commercial (0°to 70℃) and Industrial (-40°to 85℃) Temperature Ranges 48-Pin and 64-pin QFNS Packages

ispClock 5400D應(yīng)用:

•Low-cost clock source for SERDES

•ATCA, MicroTCA, AMC, PCI Express

•Differential Clock Distribution

•Generic Source Synchronous Clock Management

•Zero-delay clock buffer

圖1.ispClock 5400D方框圖

圖2.ispClock5410D 功能方框圖

圖3.ispClock5406D功能方框圖

ispClock5400D評估板

This board features an ispClock5406D device that provides in-system-programmable zero delay universal fan-out buffers for use in clock distribution applications. The on-board ispClock5406D is a 6-output clock distribution IC. Differential ultra low skew outputs are organized with two banks per group. Each bank may be independently con-figured to support separate I/O standards (LVDS, LVPECL, HSTL, SSTL, HCSL, and MLVDS) and output fre-quency. In addition, each output provides independent programmable control of phase and time skew. All configuration information is stored on-chip in non-volatile E2CMOS® memory.

ispClock5400D評估板主要特性:

The ispClock5400D Evaluation Board package includes:

• ispClock5400D Evaluation Board

– The board features the following on

-board components and circuits: ispClock5406D programmable clock (ispPAC-CLK5406D-01SN48I)

– Crystal oscillator circuits

– Can oscillator circuit landing

– Resistor networks

– SMA connectors

– Power jack

Test and JTAG interface headers

• Pre-loaded Base Demo – The kit includes a pre-loaded demo design that highlights key performance character-istics of the ispClock5406D device.

• Lattice ispDOWNLOAD™ Cable (HW-USBN-2A)– The ispDOWNLOAD cable provides a hardware connection for in-system programming of the ispClock5406D device.

• User’s Guide – Provides information on powering, connecting lab equipment, and using the board as a clock source for various Lattice FPGA evaluation boards. The contents of this user’s guide include demo operation, top-level functional descriptions of the various portions of the evaluation board, descriptions of the on-board con-nectors, switches and a complete set of schematics.

• QuickSTART Guide – Provides information on connecting the evaluation board, running the pre-loaded evalua-tion demo.

圖4.ispClock5400D評估板外形圖

圖5.ispClock5400D評估板電路圖(1)

圖6.ispClock5400D評估板電路圖(2)

圖7.ispClock5400D評估板電路圖(3)

圖8.ispClock5400D評估板電路圖(4)

圖9.ispClock5400D評估板電路圖(5)

圖10.ispClock5400D評估板電路圖(6)

圖11.ispClock5400D評估板電路圖(7)

圖12.ispClock5400D評估板電路圖(8)

圖13.ispClock5400D評估板電路圖(9)

ispClock5400D評估板材料清單(BOM):


詳情請見:
http://www.latticesemi.com/documents/DS1025.pdf?jsessionid=f030912b1e4f2710c9707b3c5c122a422b25



本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點(diǎn),本站亦不保證或承諾內(nèi)容真實(shí)性等。需要轉(zhuǎn)載請聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請及時聯(lián)系本站刪除。
換一批
延伸閱讀

上海2025年7月21日 /美通社/ -- 本文圍繞跨域時間同步技術(shù)展開,作為智能汽車 "感知-決策-執(zhí)行 -交互" 全鏈路的時間基準(zhǔn),文章介紹了 PTP、gPTP、CAN 等主流同步技術(shù)及特點(diǎn),并以...

關(guān)鍵字: 時鐘 時間同步 同步技術(shù) 智能汽車

只要FPGA設(shè)計(jì)中的所有資源不全屬于一個時鐘域,那么就可能存在跨時鐘域問題,因?yàn)楫惒竭壿嬈鋵?shí)也可以看做一種特殊的跨時鐘域問題。

關(guān)鍵字: FPGA 時鐘

在Xilinx FPGA的DDR3設(shè)計(jì)中,時鐘系統(tǒng)扮演著至關(guān)重要的角色。它不僅決定了DDR3存儲器的數(shù)據(jù)傳輸速率,還直接影響到FPGA與DDR3存儲器之間數(shù)據(jù)交換的穩(wěn)定性和效率。本文將詳細(xì)介紹Xilinx FPGA DD...

關(guān)鍵字: Xilinx FPGA DDR3 時鐘

TimeProvider 4100主時鐘的附件,可擴(kuò)展至200 個完全冗余的T1、E1 或CC同步輸出端

關(guān)鍵字: 5G網(wǎng)絡(luò) 時鐘

如今,無線充電已經(jīng)廣為人知,不再是一個新鮮詞匯,眾多行業(yè)對這一技術(shù)的接受度越來越高,其相比傳統(tǒng)的有線插拔、觸點(diǎn)方式,優(yōu)勢明顯。

關(guān)鍵字: 無線 充電 解決方案

通過按鍵操作,可使數(shù)碼管顯示不同類別的實(shí)時數(shù)據(jù)和運(yùn)行參數(shù),數(shù)據(jù)名稱數(shù)碼管顯示 3 位符號,第一位為字母,表示當(dāng)前正在查看的數(shù)據(jù)類別,后面兩位用數(shù)字表示正在查看數(shù)據(jù)的編號。 數(shù)據(jù)類別用字母表示, F 表示頻率類別,...

關(guān)鍵字: 振弦采集儀 振弦傳感器 工程監(jiān)測 工程設(shè)備 無線網(wǎng)絡(luò) 解決方案

1、開機(jī) VTN4XX 有四個開機(jī)途徑,手動開機(jī)、自動定時開機(jī)和上電開機(jī)、信號觸發(fā)開機(jī)。 上電開機(jī):當(dāng)“工作模式撥碼開關(guān)” 第 4 位為 ON 時,直接連接外部電源即可開機(jī)。 自動開機(jī):設(shè)備根據(jù)預(yù)設(shè)的時間間隔自動...

關(guān)鍵字: 振弦采集儀 振弦傳感器 工程監(jiān)測 工程設(shè)備 無線網(wǎng)絡(luò) 解決方案

VTN是多通道振弦、溫度、模擬傳感信號系列數(shù)據(jù)采集儀,可對32通道振弦頻率、32通道熱敏電阻或DS18B20溫度傳感器、32通道模擬量傳感器(電流或電壓)進(jìn)行實(shí)時在線采集或全自動定時采集存儲工作;預(yù)留一路可調(diào)電源輸...

關(guān)鍵字: 振弦采集儀 振弦傳感器 工程監(jiān)測 工程設(shè)備 無線網(wǎng)絡(luò) 解決方案

電動剃須刀作為一種常見的小家電在人們的日常生活中有著廣泛的應(yīng)用,每個男人幾乎都會配備一個。電動剃須刀相比傳統(tǒng)剃須刀就省事多了,刮得干凈效率又高。而且電動剃須刀也更不容易刮傷,相比之下更安全。芯嶺技術(shù)就有一種基于單片機(jī)的智...

關(guān)鍵字: 芯嶺技術(shù) 方案開發(fā) 解決方案 單片機(jī)

不知道大家有沒有看過萌萌的拍拍燈,顏值超高,還很實(shí)用。首先它操作簡便,輕拍即可開關(guān)燈,光線柔和不刺眼。只要輕輕拍打燈面,暖黃色的燈光就會亮起,在起夜時能幫我們照明,且燈光微弱不刺眼,不用擔(dān)心會影響舍友休息。還有延時關(guān)燈、...

關(guān)鍵字: 芯嶺技術(shù) 方案開發(fā) 解決方案 單片機(jī)
關(guān)閉