女人被狂躁到高潮视频免费无遮挡,内射人妻骚骚骚,免费人成小说在线观看网站,九九影院午夜理论片少妇,免费av永久免费网址

當(dāng)前位置:首頁 > 工業(yè)控制 > 電子設(shè)計自動化

Microsemi公司的Actel IGLOO低功耗全特性閃存FPGA能滿足當(dāng)今手提設(shè)備所需求的功耗,面積和成本的嚴格需求. IGLOO系于支持多達300萬系數(shù)門,雙端口SRAM高達504kb,多達6個嵌入PLL和620個用戶I/O,工作電壓1.2V-1.5V,功耗低至5uW,主要用在智能手機,GPS,PDA,DCAM,手提工業(yè)和醫(yī)療設(shè)備,平板電腦,PCMCIA和任何超低功耗設(shè)備.本文介紹了IGLOO系列主要特性,以及Cortex-M1使能IGLOO開發(fā)套件主要特性,方框圖,電路圖,材料清單和PCB元件布局圖.

The Actel IGLOO low-power FPGA family of reprogrammable, full-featured flash FPGAs is designed to meet the demanding power, area, and cost requirements of today’s portable electronics. Based on the Actel nonvolatile flash technology and single-chip ProASIC3 FPGA architecture, the 1.2 V to 1.5 V operating voltage family offers the industry’s lowest power consumption—as low as 5 µW. The IGLOO family supports up to 3 million system gates with up to 504 kbits of true dual-port SRAM, up to 6 embedded PLLs, and up to 620 user I/Os.

Low-power applications that require 32-bit processing can use the ARM® Cortex™-M1 processor without license fee or royalties in M1 IGLOO devices. Developed specifically for implementation in FPGAs, Cortex-M1 offers an optimal balance between performance and size to minimize power consumption.

The IGLOO family of flash FPGAs, based on a 130-nm flash process, offers the lowest power FPGA, a single-chip solution, small footprint packages, reprogrammability, and an abundance of advanced

M1AGL1000V2 主要特性:

The Flash*Freeze technology used in IGLOO devices enables entering and exiting an ultra-low power mode that consumes as little as 5 μW while retaining SRAM and register data. Flash*Freeze technology simplifies power management through I/O and clock management with rapid recovery to operation mode.

The Low Power Active capability (static idle) allows for ultra-low power consumption (from 12 μW) while the IGLOO device is completely functional in the system. This allows the IGLOO device to control system power management based on external inputs (e.g., scanning for keyboard stimulus) while consuming minimal power.

Nonvolatile flash technology gives IGLOO devices the advantage of being a secure, low power, singlechip solution that is live at power-up (LAPU). IGLOO is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost.

These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.

IGLOO devices offer 1 kbit of on-chip, reprogrammable, nonvolatile FlashROM storage as well as clock conditioning circuitry based on an integrated phase-locked loop (PLL). The AGL015 and AGL030 devices have no PLL or RAM support. IGLOO devices have up to 1 million system gates, supported with up to 144 kbits of true dual-port SRAM and up to 300 user I/Os.

M1 IGLOO devices support the high-performance, 32-bit Cortex-M1 processor developed by ARM for implementation in FPGAs. Cortex-M1 is a soft processor that is fully implemented in the FPGA fabric. It has a three-stage pipeline that offers a good balance between low power consumption and speed when implemented in an M1 IGLOO device. The processor runs the ARMv6-M instruction set, has a configurable nested interrupt controller, and can be implemented with or without the debug block. Cortex- M1 is available for free from Microsemi for use in M1 IGLOO FPGAs.

The ARM-enabled devices have ordering numbers that begin with M1AGL and do not support AES decryption.

Flash*Freeze Technology

The IGLOO device offers unique Flash*Freeze technology, allowing the device to enter and exit ultra-low power Flash*Freeze mode. IGLOO devices do not need additional components to turn off I/Os or clocks while retaining the design information, SRAM content, and registers. Flash*Freeze technology is combined with in-system programmability, which enables users to quickly and easily upgrade and update their designs in the final stages of manufacturing or in the field. The ability of IGLOO V2 devices to support a wide range of core voltage (1.2 V to 1.5 V) allows further reduction in power consumption, thus achieving the lowest total system power.

When the IGLOO device enters Flash*Freeze mode, the device automatically shuts off the clocks and inputs to the FPGA core; when the device exits Flash*Freeze mode, all activity resumes and data is retained.

The availability of low power modes, combined with reprogrammability, a single-chip and single-voltage solution, and availability of small-footprint, high pin-count packages, make IGLOO devices the best fit for portable electronics.

Features and Benefits

Low Power

• 1.2 V to 1.5 V Core Voltage Support for Low Power

• Supports Single-Voltage System Operation

• 5 μW Power Consumption in Flash*Freeze Mode

•Low Power Active FPGA Operation

•Flash*Freeze Technology Enables Ultra-Low Power Consumption while Maintaining FPGA Content

•Easy Entry to / Exit from Ultra-Low Power Flash*Freeze Mode High Capacity

• 15K to 1 Million System Gates

• Up to 144 Kbits of True Dual-Port SRAM

• Up to 300 User I/Os

Reprogrammable Flash Technology

• 130-nm, 7-Layer Metal, Flash-Based CMOS Process

• Live-at-Power-Up (LAPU) Level 0 Support

• Single-Chip Solution

• Retains Programmed Design When Powered Off

• 250 MHz (1.5 V systems) and 160 MHz (1.2 V systems) System Performance In-System Programming (ISP) and Security

• ISP Using On-Chip 128-Bit Advanced Encryption Standard

(AES) Decryption (except ARM®-enabled IGLOO® devices) via JTAG (IEEE 1532–compliant)†

• FlashLock® Designed to Secure FPGA Contents High-Performance Routing Hierarchy

• Segmented, Hierarchical Routing and Clock Structure Advanced I/O

• 700 Mbps DDR, LVDS-Capable I/Os (AGL250 and above)

• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation

• Bank-Selectable I/O Voltages—up to 4 Banks per Chip

• Single-Ended I/O Standards: LVTTL, LVCMOS

3.3 V / 2.5 V / 1.8 V / 1.5 V / 1.2 V, 3.3 V PCI / 3.3 V PCI-X†, and LVCMOS 2.5 V / 5.0 V Input†

• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and MLVDS (AGL250 and above)

• Wide Range Power Supply Voltage Support per JESD8-B,Allowing I/Os to Operate from 2.7 V to 3.6 V

• Wide Range Power Supply Voltage Support per JESD8-12, Allowing I/Os to Operate from 1.14 V to 1.575 V

• I/O Registers on Input, Output, and Enable Paths

• Hot-Swappable and Cold-Sparing I/Os‡

• Programmable Output Slew Rate† and Drive Strength

• Weak Pull-Up/-Down

• IEEE 1149.1 (JTAG) Boundary Scan Test

• Pin-Compatible Packages across the IGLOO Family Clock Conditioning Circuit (CCC) and PLL†

• Six CCC Blocks, One with an Integrated PLL

• Configurable Phase Shift, Multiply/Divide, Delay Capabilities, and External Feedback

• Wide Input Frequency Range (1.5 MHz up to 250 MHz) Embedded Memory

• 1 kbit of FlashROM User Nonvolatile Memory

• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit† RAM Blocks (×1, ×2, ×4, ×9, and ×18 organizations)

• True Dual-Port SRAM (except ×18)†

ARM Processor Support in IGLOO FPGAs

• M1 IGLOO Devices—Cortex™-M1 Soft Processor Available with or without Debug Cortex-M1使能IGLOO開發(fā)套件

Cortex-M1–Enabled IGLOO Development Kit

The Cortex-M1–Enabled IGLOO Development Kit is an advanced microprocessor-based FPGA development and evaluation kit. The purpose of the kit is to help the user become familiar with the IGLOO FPGA features by providing a useful Sample Design, with a "How To" tutorial for implementing the FPGA hardware design using Microsemi Libero® Integrated Design Environment Project Manager.

The tutorial also shows how to implement Cortex-M1 embedded software using SoftConsole.

Cortex-M1使能IGLOO開發(fā)套件主要特性:

• Ultra-low power in Flash*Freeze mode

• Low-power active capability

• Small footprint packages

• Reprogrammable flash technology

• 1.2 V or 1.5 V operation

• High capacity, advanced I/O

• Clock conditioning circuit (CCC) and PLL

• Embedded SRAM and nonvolatile memory (NVM)

• In-system programming (ISP) and security

• Cortex-M1 processor

圖1.Cortex-M1使能IGLOO開發(fā)板外形圖

Cortex-M1使能IGLOO開發(fā)套件包括:

The Cortex-M1–Enabled IGLOO Development Kit includes the following:

• M1AGL Development Board

• Libero IDE v8.x DVD (in DVD case)

• Cortex-M1–Enabled IGLOO Development Kit Install CD with sample design

• +5.0 V external power supply with international adapters

• 2 USB A to Mini-B cables

• 4 self-adhesive rubber pads

• Quickstart Guide

Cortex-M1使能IGLOO開發(fā)套件主要應(yīng)用:

• Smartphones, GPS, DCAM, PDA

• Portable industrial & medical equipment

• PC laptops, PCMCIA

• Any ultra-low power devices

圖2.Cortex-M1使能IGLOO開發(fā)板方框圖

圖3.Cortex-M1使能IGLOO開發(fā)板裝配圖(頂層)

ARM Cortex-M1 IGLOO Development Board with an M1AGL1000V2-FGG484 device

1 million system gates, M1AGL1000V2 device in FGG484 package

Oscillator for system clock is provided

Eight LEDs and eight switchesprovide simple inputs and outputs to the system

USB programming and debug connection

Second USB connection for USB-to-serial (RS232) interface, also allows powering of the board

Optional board power connector for an external supply, but none is needed when connected to a USB cable

Memory devices

4 MB of SRAM provided on board

16 MB of flash memory provided on board

General purpose I/O banks

Three 40-pin GPIO banks are provided for interfacing to other equipment. Two of these banks are fully populated.

Programmer built into board via USB 2.0 connection


圖4.Cortex-M1使能IGLOO開發(fā)板電路圖(1)

圖5.Cortex-M1使能IGLOO開發(fā)板電路圖(2)

圖6.Cortex-M1使能IGLOO開發(fā)板電路圖(3)

圖7.Cortex-M1使能IGLOO開發(fā)板電路圖(4)

圖8.Cortex-M1使能IGLOO開發(fā)板電路圖(5)

圖9.Cortex-M1使能IGLOO開發(fā)板電路圖(6)

圖10.Cortex-M1使能IGLOO開發(fā)板電路圖(7)

Cortex-M1使能IGLOO開發(fā)板材料清單見:
Cortex-M1使能IGLOO開發(fā)板材料清單.xls

詳情請見:
http://www.actel.com/documents/IGLOO_DS.pdf

http://www.actel.com/documents/M1IGLOO_DevKit_UG.pdf
以及
http://www.actel.com/download/rsc/?f=M1AGL_DEV_KIT_SCS_SS

http://www.actel.com/download/rsc/?f=M1AGL_DEV_KIT_SCS_BOM



本站聲明: 本文章由作者或相關(guān)機構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點,本站亦不保證或承諾內(nèi)容真實性等。需要轉(zhuǎn)載請聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請及時聯(lián)系本站刪除。
換一批
延伸閱讀

根據(jù)客戶的定制化需求,納祥科技推出一款多功能旋鈕拓展塢方案,方案以USB Hub控制器為核心,集合了單片機、充電IC、旋鈕交互與4顆快捷鍵,支持9個接口以及SD/TF雙卡槽,確保了多設(shè)備兼容與穩(wěn)定傳輸

關(guān)鍵字: 方案 方案開發(fā) 拓展塢 納祥科技

針對大型博物館電氣設(shè)計的復(fù)雜性問題 ,詳細給出了 電氣設(shè)計方案。首先概述工程總體情況 , 包括博物館的基本結(jié)構(gòu)和電氣需求。在系統(tǒng)設(shè)計方案部分 ,分析供配電系統(tǒng) , 包括對電力負荷的計算和具體設(shè)計方法。對于應(yīng)急照明系統(tǒng) ,...

關(guān)鍵字: 大型博物館 電氣設(shè)計 方案

隨著各大手機品牌推出帶無線充電功能的手機,大家對無線充電技術(shù)已不再陌生。充電時,只需將手機往無線充電器上一放即可,不需要在凌亂的包里翻出充電器。

關(guān)鍵字: 手機 無線充電器 方案

摘要:分布式光伏項目因投資收益率較高,目前正處于快速發(fā)展的階段。現(xiàn)首先對建設(shè)分布式光伏項目的意義及工程流程進行了說明,然后對施工中遇到的主要技術(shù)問題進行了分析,最后給出了解決方案,可供設(shè)計和工程技術(shù)人員參考。

關(guān)鍵字: 分布式光伏 方案 技術(shù)

摘要:新建廠站的測控支持直接接入智能遠動機的要求,而某些采用非IEC61850通信規(guī)約和非IEC103通信規(guī)約廠站的測控不支持直接接入智能遠動機的要求。過渡階段,可以通過規(guī)約轉(zhuǎn)換器接入智能遠動機,最終將測控改造成支持IE...

關(guān)鍵字: 測控 方案 DNP測控

摘要:在智能制造的時代背景下,智能倉儲越來越受到制藥行業(yè)的重視,當(dāng)傳統(tǒng)的"高架庫+人工叉車"已無法滿足企業(yè)進一步的要求時,繁多的智能化方案撲面而來,現(xiàn)根據(jù)制藥行業(yè)的特殊性以及智能倉儲的發(fā)展現(xiàn)狀,對目前適用于制藥行業(yè)的智能...

關(guān)鍵字: 智能制造 智能倉儲 方案

編身邊的有不少朋友老家在鄉(xiāng)鎮(zhèn),相比北上廣深,家里那簡直都是土豪式的獨棟住宅,有些也是復(fù)式的商品房。 不過他們都有一個問題,就是wifi信號不好,只有wifi路由放置的那一層樓有信號,其他樓層wifi信號很弱,網(wǎng)速慢,網(wǎng)...

關(guān)鍵字: Wi-Fi 方案

點擊“東芝半導(dǎo)體”,馬上加入我們哦!對配備以太網(wǎng)與CAN控制器的物聯(lián)網(wǎng)設(shè)備進行優(yōu)化東芝電子元件及存儲裝置株式會社(“東芝”)今日宣布,已開始量產(chǎn)M4N組的20款新微控制器。M4N組是TXZ?族高級產(chǎn)品的新成員,采用40n...

關(guān)鍵字: Cortex 東芝 微控制器

摘 要:傳統(tǒng)倉儲管理存在存儲不集中,作業(yè)流程繁瑣,無法進行批次管理和庫位管理,導(dǎo)致出現(xiàn)倉庫作業(yè)效率低下、員工工作量不均衡、庫存量大等問題。文中通過建立現(xiàn)代化倉儲WMS管理體系,實現(xiàn)了倉儲資源共享,降低了企業(yè)運營成本, 提...

關(guān)鍵字: 倉儲 管理 WMS 規(guī)劃 方案

賽靈思公司(Xilinx)推出的行業(yè)第一個可擴展處理平臺Zynq系列。旨在為視頻監(jiān)視、汽車駕駛員輔助以及工廠自動化等高端嵌入式應(yīng)用提供所需的處理與計算性能水平。

關(guān)鍵字: zynq 系列
關(guān)閉